LOG IN
SIGN UP
Canary Wharfian - Online Investment Banking & Finance Community.
Sign In
or continue with e-mail and password
Forgot password?
Don't have an account?
Create an account
or continue with e-mail and password
By signing up, you agree to our Terms & Conditions and Privacy Policy.

Design Verification Engineer (System Verilog / UVM / DDR)

ExperiencedNo visa sponsorship
Capgemini logo

at Capgemini

Consultancies

Posted 15 days ago

No clicks

**Design Verification Engineer (DDR, SystemVerilog, UVM):** Verify complex digital IP & SoC designs using SystemVerilog, UVM, and DDR protocols. Collaborate with cross-functional teams to ensure top-quality products.

Compensation
Not specified

Currency: Not specified

City
Belgrade
Country
Serbia

Full Job Description

About the Role

We are looking for a highly skilled Design Verification Engineer with strong expertise in System Verilog, UVM methodology, and hands-on experience with DDR protocols. In this role, you will be a key contributor to verifying complex, high-performance digital IP and SoC designs used in nextgeneration semiconductor products.

You'll collaborate closely with architects, designers, and fellow verification engineers to ensure robust, highquality designs that meet stringent performance and reliability requirements.

Key Responsibilities

  • Develop and maintain UVM-based verification environments for digital IP and subsystems
  • Create detailed test plans, testbench components, sequences, and functional coverage models
  • Execute verification at block, subsystem, and system levels
  • Debug design and verification issues using waveform viewers and simulation tools
  • Work with design and architecture teams to review specifications and identify corner cases
  • Drive improvements in verification methodology, automation, and overall efficiency
  • Verify and validate DDR memory controller or PHY interfaces, ensuring compliance with standards
  • Perform regressions and ensure high-quality coverage closure

Required Qualifications

  • Bachelors or Masters degree in Electrical Engineering, Computer Engineering, or related field
  • 5+ years of hands-on experience in ASIC/FPGA design verification
  • Strong skills in SystemVerilog and UVM methodology
  • Solid understanding of digital design fundamentals
  • Proven experience with DDR protocol verification (DDR3, DDR4, LPDDR4/5, or DDR5)
  • Proficiency with simulation, regression, and debugging tools (e.g., VCS, Questa, Incisive)
  • Excellent problemsolving and communication skills
Apply now

SIMILAR OPPORTUNITIES

No similar opportunities available at the moment.

Design Verification Engineer (System Verilog / UVM / DDR)

Compensation

Not specified

City: Belgrade

Country: Serbia

Capgemini logo
Consultancies

15 days ago

No clicks

at Capgemini

ExperiencedNo visa sponsorship

**Design Verification Engineer (DDR, SystemVerilog, UVM):** Verify complex digital IP & SoC designs using SystemVerilog, UVM, and DDR protocols. Collaborate with cross-functional teams to ensure top-quality products.

Full Job Description

About the Role

We are looking for a highly skilled Design Verification Engineer with strong expertise in System Verilog, UVM methodology, and hands-on experience with DDR protocols. In this role, you will be a key contributor to verifying complex, high-performance digital IP and SoC designs used in nextgeneration semiconductor products.

You'll collaborate closely with architects, designers, and fellow verification engineers to ensure robust, highquality designs that meet stringent performance and reliability requirements.

Key Responsibilities

  • Develop and maintain UVM-based verification environments for digital IP and subsystems
  • Create detailed test plans, testbench components, sequences, and functional coverage models
  • Execute verification at block, subsystem, and system levels
  • Debug design and verification issues using waveform viewers and simulation tools
  • Work with design and architecture teams to review specifications and identify corner cases
  • Drive improvements in verification methodology, automation, and overall efficiency
  • Verify and validate DDR memory controller or PHY interfaces, ensuring compliance with standards
  • Perform regressions and ensure high-quality coverage closure

Required Qualifications

  • Bachelors or Masters degree in Electrical Engineering, Computer Engineering, or related field
  • 5+ years of hands-on experience in ASIC/FPGA design verification
  • Strong skills in SystemVerilog and UVM methodology
  • Solid understanding of digital design fundamentals
  • Proven experience with DDR protocol verification (DDR3, DDR4, LPDDR4/5, or DDR5)
  • Proficiency with simulation, regression, and debugging tools (e.g., VCS, Questa, Incisive)
  • Excellent problemsolving and communication skills

SIMILAR OPPORTUNITIES

No similar opportunities available at the moment.